Resumen
Triple Modular redundancy technique is mostly used to mask transient faults in circuits operating in dependable systems. The generalization of this technique (known as nMR) allows the use of more than three redundant copies of the circuit to increase the reliability under multiple faults. The main drawback of nMR is its high power consumption, which usually implies in n times the power consumption of a single circuit. In this work, we present a mathematical model that predicts the power consumption overhead based on the power characteristics of the basic module. We estimate power consumption in some case-study circuits protected by nMR in a commercial SRAM-based FPGA and compare to a proposed model that estimates power consumption penalty. Results demonstrate that nMR can be implemented with low power overhead in FPGAs and therefore it is a suitable technique for most applications synthesized into this type of programmable devices that need to cope with massive multiple faults.
Idioma original | Inglés |
---|---|
Título de la publicación alojada | FPGAs and Parallel Architectures for Aerospace Applications |
Subtítulo de la publicación alojada | Soft Errors and Fault-Tolerant Design |
Editorial | Springer International Publishing |
Páginas | 103-119 |
Número de páginas | 17 |
ISBN (versión digital) | 9783319143521 |
ISBN (versión impresa) | 9783319143514 |
DOI | |
Estado | Publicada - 1 ene. 2015 |
Publicado de forma externa | Sí |